Computing Reviews
Today's Issue Hot Topics Search Browse Recommended My Account Log In
Review Help
Search
A low-power reconfigurable logic array based on double-gate transistors
Beckett P. IEEE Transactions on Very Large Scale Integration (VLSI) Systems16 (2):115-123,2008.Type:Article
Date Reviewed: Aug 27 2008

A reconfigurable architecture, based on double-gate (DG) transistor circuits, that could be suitable for implementing low-power reconfigurable logic arrays, targeting future nanoscale technologies, is discussed in this paper. The operation of DG transistors is described, and then an example implementation of a reconfigurable array is presented based on those devices.

In assembling the logic array based on the DG devices, the main goal is to achieve a simple organization that can be configured using the control gates of the complementary transistors. The proposed array is polymorphic, since it might be arbitrarily configured as logic and/or interconnect, or as combinations of both. Moreover, it can be used to implement complex datapath architectures. The synthesis of both combinational and sequential logic is demonstrated. Simulation results have been presented for area, static power, and delay, and comparisons have been made to display the efficacy of the reconfigurable array.

The paper introduces an interesting approach in using DG transistors for the implementation of logic arrays, but there are some concerns: the placement and routing of circuits are not really done, and results have been obtained based on a number of conservative assumptions. On the design-automation side, it would be better to study the amount of engineering effort that should be devoted to modifying the physical design tools for the proposed logic array. In addition, clear estimations of reconfiguration overhead time and reconfiguration bit-stream size have not been reported, while these specifications might be of great importance in implementing applications on logic arrays. Finally, the capability of the proposed array to support partial reconfigurability is not clear.

Reviewer:  Farhad Mehdipour Review #: CR135997 (0907-0651)
Bookmark and Share
 
Logic Arrays (B.6.1 ... )
 
 
Gate Arrays (B.7.1 ... )
 
 
Simulation (B.7.2 ... )
 
 
Design Aids (B.7.2 )
 
 
Performance Analysis And Design Aids (B.8.2 )
 
 
Simulation Output Analysis (I.6.6 )
 
  more  
Would you recommend this review?
yes
no
Other reviews under "Logic Arrays": Date
Programmable logic controllers: architecture and applications
Michel G., Duncan F. (trans.), John Wiley & Sons, Inc., New York, NY, 1990. Type: Book (9780471924630)
Jul 1 1991
BiCMOS/CMOS systems design
Buchanan J., McGraw-Hill, Inc., New York, NY, 1991. Type: Book (9780070087125)
Aug 1 1991
Derivation of minimal sums for completely specified functions
Cutler R., Muroga S. IEEE Transactions on Computers 36(3): 277-292, 1987. Type: Article
Feb 1 1988
more...

E-Mail This Printer-Friendly
Send Your Comments
Contact Us
Reproduction in whole or in part without permission is prohibited.   Copyright 1999-2024 ThinkLoud®
Terms of Use
| Privacy Policy